Part Number Hot Search : 
3K7002 CD5338B 2A102 UM400005 MP1X0 2N3015 HT82M AC10EGML
Product Description
Full Text Search
 

To Download RC28F256M29EWHA Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  parallel nor flash embedded memory js28f256m29ewxx, pc28f256m29ewxx, rc28f256m29ewxx js28f512m29ewxx, pc28f512m29ewxx, rc28f512m29ewxx js28f00am29ewxx, pc28f00am29ewxx, rc28f00am29ewxx pc28f00bm29ewxx, rc28f00bm29ewxx features ? 2gb = stacked device (two 1gb die) ? supply voltage C v cc = 2.7C3.6v (program, erase, read) C v ccq = 1.65C3.6v (i/o buffers) ? asynchronous random/page read C page size: 16 words or 32 bytes C page access: 25ns C random access: 100ns (fortified bga); 110ns (tsop) ? buffer program: 512-word program buffer ? program time C 0.88s per byte (1.14 mb/s) typ when using full 512-word buffer size in buffer program ? memory organization C uniform blocks: 128-kbytes or 64-kwords each ? program/erase controller C embedded byte/word program algorithms ? program/erase suspend and resume capability C read from any block during a program sus- pend operation C read or program another block during an erase suspend operation ? blank check operation to verify an erased block ? unlock bypass, block erase, chip erase, and write to buffer capability C fast buffered/batch programming C fast block/chip erase ? v pp /wp# pin protection C protects first or last block regardless of block protection settings ? software protection C volatile protection C nonvolatile protection C password protection C password access ? extended memory block C 128-word (256-byte) block for permanent, secure identification C programmed or locked at the factory or by the customer ? low power consumption: standby mode ? jesd47h-compliant C 100,000 minimum erase cycles per block C data retention: 20 years (typ) ? 65nm multilevel cell (mlc) process technology ? fortified bga and tsop packages ? green packages available C rohs-compliant C halogen-free ? operating temperature C ambient: C40c to +85c 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash features pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 1 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved. products and specifications discussed herein are subject to change by micron without notice.
part numbering information available with extended memory block prelocked by micron. devices are shipped from the factory with memory content bits erased to 1. for available options, such as packages or high/low protection, or for further information, contact your micron sales representative. part numbers can be verified at www.micron.com . feature and specifica- tion comparison by device type is available at www.micron.com/products . contact the factory for devices not found. table 1: part number information part number category category details notes package js = 56-pin tsop, 14mm x 20mm, lead-free, halogen-free, rohs-compliant pc = 64-ball fortified bga, 11mm x 13mm, lead-free, halogen-free, rohs-compliant rc = 64-ball fortified bga, 11mm x 13mm, leaded product designator 28f = nor parallel interface density 256 = 256mb 512 = 512mb 00a = 1gb 00b = 2gb device type m29ew = embedded flash memory (3v core, page, uniform block) device function h = highest block protected by v pp /wp# 1 l = lowest block protected by v pp /wp# features a/b/d/e or an asterisk (*) = combination of features, including packing media, special features, and specific customer request information note: 1. for 2gb device, h also indicates protection of the lowest block by v pp /wp#. table 2: standard part numbers by density, medium, and package density medium package js pc rc 256mb tray js28f256m29ewha pc28f256m29ewha RC28F256M29EWHA js28f256m29ewla pc28f256m29ewla rc28f256m29ewla tape and reel js28f256m29ewhb pc28f256m29ewhb rc28f256m29ewhb js28f256m29ewlb pc28f256m29ewlb C 512mb tray js28f512m29ewha pc28f512m29ewhd rc28f512m29ewha js28f512m29ewla pc28f512m29ewla rc28f512m29ewla tape and reel js28f512m29ewhb pc28f512m29ewhb rc28f512m29ewhb js28f512m29ewlb pc28f512m29ewlb C 1gb tray js28f00am29ewha pc28f00am29ewha rc28f00am29ewha js28f00am29ewla pc28f00am29ewla rc28f00am29ewla tape and reel js28f00am29ewhb pc28f00am29ewhb rc28f00am29ewhb 2gb tray C pc28f00bm29ewha rc28f00bm29ewha note: 1. for security features and part numbers, contact your local micron sales representative. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash features pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 2 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 3: part numbers with security features by density, medium, and package density medium package js pc rc 256mb tray C pc28f256m29ewhd C C pc28f256m29ewld C tape and reel C C C 512mb tray C pc28f512m29ewha C C pc28f512m29ewle C tape and reel C pc28f512m29ewhe C 1gb tray C pc28f00am29ewhd C pc28f00am29ewle tape and reel C C C note: 1. this data sheet covers only standard parts. for security parts, contact your local micron sales representative. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash features pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 3 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
contents general description ......................................................................................................................................... 8 device configurability .................................................................................................................................. 9 signal assignments ......................................................................................................................................... 10 signal descriptions ......................................................................................................................................... 12 memory organization .................................................................................................................................... 13 memory configuration ............................................................................................................................... 13 memory map C 256mbC2gb density ........................................................................................................... 13 bus operations ............................................................................................................................................... 14 read .......................................................................................................................................................... 14 write .......................................................................................................................................................... 14 standby ..................................................................................................................................................... 14 output disable ........................................................................................................................................... 15 reset .......................................................................................................................................................... 15 registers ........................................................................................................................................................ 16 status register ............................................................................................................................................ 16 lock register .............................................................................................................................................. 21 standard command definitions C address-data cycles .................................................................................... 24 read and auto select operations .............................................................................................................. 26 read/reset command ............................................................................................................................ 26 read cfi command .................................................................................................................................. 26 auto select command ........................................................................................................................... 26 bypass operations .......................................................................................................................................... 28 unlock bypass command ...................................................................................................................... 28 unlock bypass reset command ............................................................................................................ 28 program operations ....................................................................................................................................... 29 program command ................................................................................................................................ 29 unlock bypass program command ..................................................................................................... 29 write to buffer program command .................................................................................................. 29 unlock bypass write to buffer program command ....................................................................... 31 write to buffer program confirm command .................................................................................. 32 buffered program abort and reset command ................................................................................ 32 program suspend command ................................................................................................................ 32 program resume command .................................................................................................................. 33 erase operations ............................................................................................................................................ 33 chip erase command .............................................................................................................................. 33 unlock bypass chip erase command ................................................................................................... 33 block erase command ........................................................................................................................... 34 unlock bypass block erase command ................................................................................................ 34 erase suspend command ....................................................................................................................... 35 erase resume command ........................................................................................................................ 35 blank check operation .............................................................................................................................. 35 blank check commands ........................................................................................................................ 35 block protection command definitions C address-data cycles ........................................................................ 37 protection operations .................................................................................................................................... 40 lock register commands ...................................................................................................................... 40 password protection commands ....................................................................................................... 40 nonvolatile protection commands .................................................................................................. 40 nonvolatile protection bit lock bit commands ............................................................................ 43 volatile protection commands .......................................................................................................... 43 extended memory block commands .................................................................................................. 43 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash features pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 4 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
exit protection command .................................................................................................................... 44 device protection ........................................................................................................................................... 45 hardware protection .................................................................................................................................. 45 software protection .................................................................................................................................... 45 volatile protection mode ............................................................................................................................. 46 nonvolatile protection mode ...................................................................................................................... 46 password protection mode .......................................................................................................................... 47 password access ......................................................................................................................................... 47 common flash interface ................................................................................................................................ 49 power-up and reset characteristics ................................................................................................................ 53 absolute ratings and operating conditions ..................................................................................................... 55 dc characteristics .......................................................................................................................................... 57 read ac characteristics .................................................................................................................................. 59 write ac characteristics ................................................................................................................................. 62 accelerated program, data polling/toggle ac characteristics ........................................................................... 69 program/erase characteristics ........................................................................................................................ 71 package dimensions ....................................................................................................................................... 72 additional resources ...................................................................................................................................... 74 revision history ............................................................................................................................................. 75 rev. b C 08/12 ............................................................................................................................................. 75 rev. a C 04/12 ............................................................................................................................................. 75 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash features pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 5 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
list of figures figure 1: logic diagram ................................................................................................................................... 8 figure 2: 2gb configuration ............................................................................................................................ 9 figure 3: 56-pin tsop (top view) .................................................................................................................. 10 figure 4: 64-ball fortified bga ....................................................................................................................... 11 figure 5: data polling flowchart .................................................................................................................... 18 figure 6: toggle bit flowchart ........................................................................................................................ 19 figure 7: status register polling flowchart ..................................................................................................... 20 figure 8: lock register program flowchart ..................................................................................................... 22 figure 9: boundary condition of program buffer size ..................................................................................... 30 figure 10: write to buffer program flowchart ...................................................................................... 31 figure 11: program/erase nonvolatile protection bit algorithm ...................................................................... 42 figure 12: software protection scheme .......................................................................................................... 47 figure 13: power-up timing .......................................................................................................................... 53 figure 14: reset ac timing C no program/erase operation in progress ...................................................... 54 figure 15: reset ac timing during program/erase operation .................................................................... 54 figure 16: ac measurement load circuit ....................................................................................................... 56 figure 17: ac measurement i/o waveform ..................................................................................................... 56 figure 18: random read ac timing (8-bit mode) ........................................................................................... 60 figure 19: random read ac timing (16-bit mode) ......................................................................................... 60 figure 20: byte# transition read ac timing .................................................................................................. 61 figure 21: page read ac timing (16-bit mode) ............................................................................................... 61 figure 22: we#-controlled program ac timing (8-bit mode) .......................................................................... 63 figure 23: we#-controlled program ac timing (16-bit mode) ......................................................................... 64 figure 24: ce#-controlled program ac timing (8-bit mode) ........................................................................... 66 figure 25: ce#-controlled program ac timing (16-bit mode) ......................................................................... 67 figure 26: chip/block erase ac timing (8-bit mode) ...................................................................................... 68 figure 27: accelerated program ac timing ..................................................................................................... 69 figure 28: data polling ac timing .................................................................................................................. 69 figure 29: toggle/alternative toggle bit polling ac timing (8-bit mode) .......................................................... 70 figure 30: 56-pin tsop C 14mm x 20mm ........................................................................................................ 72 figure 31: 64-ball fortified bga C 11mm x 13mm ........................................................................................... 73 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash features pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 6 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
list of tables table 1: part number information ................................................................................................................... 2 table 2: standard part numbers by density, medium, and package ................................................................... 2 table 3: part numbers with security features by density, medium, and package ................................................ 3 table 4: signal descriptions ........................................................................................................................... 12 table 5: blocks[2047:0] .................................................................................................................................. 13 table 6: bus operations ................................................................................................................................. 14 table 7: status register bit definitions ........................................................................................................... 16 table 8: operations and corresponding bit settings ........................................................................................ 17 table 9: lock register bit definitions ............................................................................................................. 21 table 10: block protection status ................................................................................................................... 21 table 11: standard command definitions C address-data cycles, 8-bit and 16-bit ........................................... 24 table 12: read electronic signature ............................................................................................................... 27 table 13: block protection ............................................................................................................................. 27 table 14: block protection command definitions C address-data cycles, 8-bit and 16-bit ................................ 37 table 15: extended memory block address and data ...................................................................................... 43 table 16: v pp /wp# functions ......................................................................................................................... 45 table 17: query structure overview ............................................................................................................... 49 table 18: cfi query identification string ........................................................................................................ 49 table 19: cfi query system interface information .......................................................................................... 50 table 20: device geometry definition ............................................................................................................ 50 table 21: primary algorithm-specific extended query table ........................................................................... 51 table 22: power-up specifications ................................................................................................................. 53 table 23: reset ac specifications ................................................................................................................... 54 table 24: absolute maximum/minimum ratings ............................................................................................ 55 table 25: operating conditions ...................................................................................................................... 55 table 26: input/output capacitance .............................................................................................................. 56 table 27: dc current characteristics .............................................................................................................. 57 table 28: dc voltage characteristics .............................................................................................................. 58 table 29: read ac characteristics .................................................................................................................. 59 table 30: we#-controlled write ac characteristics ......................................................................................... 62 table 31: ce#-controlled write ac characteristics ......................................................................................... 65 table 32: accelerated program and data polling/data toggle ac characteristics .............................................. 69 table 33: program/erase characteristics ........................................................................................................ 71 table 34: technical notes .............................................................................................................................. 74 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash features pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 7 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
general description the m29ew is an asynchronous, uniform block, parallel nor flash memory device manufactured on 65nm multilevel cell (mlc) technology. read, erase, and program operations are performed using a single low-voltage supply. upon power-up, the device defaults to read array mode. the main memory array is divided into uniform blocks that can be erased independent- ly so that valid data can be preserved while old data is purged. program and erase commands are written to the command interface of the memory. an on-chip program/ erase controller simplifies the process of programming or erasing the memory by taking care of all special operations required to update the memory contents. the end of a program or erase operation can be detected and any error condition can be identi- fied. the command set required to control the device is consistent with jedec stand- ards. ce#, oe#, and we# control the bus operation of the device and enable a simple con- nection to most microprocessors, often without additional logic. the m29ew supports asynchronous random read and page read from all blocks of the array. it also features an internal program buffer that improves throughput by program- ming 512 words via one command sequence. the device contains a 128-word extended memory block which overlaps addresses with array block 0. the user can program this additional space and then protect it to permanently secure the contents. the device al- so features different levels of hardware and software protection to secure blocks from unwanted modification. figure 1: logic diagram v cc v ccq a[max:0] we# v pp /wp# dq[14:0] dq15/a-1 v ss 15 ce# oe# rst# byte# ry/by# 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash general description pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 8 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
device configurability figure 2: 2gb configuration oe# we# ry/by# byte# a[26:0] ce# rst# v cc v ccq v ss dq[14:0] dq15/a-1 upper die (1gb) lower die (1gb) v pp wp# / note: 1. a[26] = v ih selects the upper die; a[26] = v il selects the lower die. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash general description pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 9 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
signal assignments figure 3: 56-pin tsop (top view) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 a23 a22 a15 a14 a13 a12 a11 a10 a9 a8 a19 a20 we# rst# a21 v pp /wp# ry/by# a18 a17 a7 a6 a5 a4 a3 a2 a1 rfu rfu a24 a25 a16 byte# v ss dq15/a-1 dq7 dq14 dq6 dq13 dq5 dq12 dq4 v cc dq11 dq3 dq10 dq2 dq9 dq1 dq8 dq0 oe# v ss ce# a0 rfu v ccq notes: 1. a-1 is the least significant address bit in x8 mode. 2. a23 is valid for 256mb and above; otherwise, it is rfu. 3. a24 is valid for 512mb and above; otherwise, it is rfu. 4. a25 is valid for 1gb and above; otherwise, it is rfu. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash signal assignments pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 10 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 4: 64-ball fortified bga a b c d e f g h a b c d e f g h 1 rfu a26 rfu rfu rfu v ccq rfu rfu 2 a3 a4 a2 a1 a0 ce# oe# v ss 3 a7 a17 a6 a5 d0 d8 d9 d1 4 ry/by# v pp /wp# a18 a20 d2 d10 d11 d3 4 ry/by# v pp /wp# a18 a20 d2 d10 d11 d3 5 we# rst# a21 a19 d5 d12 v cc d4 5 we# rst# a21 a19 d5 d12 v cc d4 6 a9 a8 a10 a11 d7 d14 d13 d6 6 a9 a8 a10 a11 d7 d14 d13 d6 7 a13 a12 a14 a15 a16 byte# d15/a-1 v ss 7 a13 a12 a14 a15 a16 byte# d15/a-1 v ss 8 rfu a22 a23 v ccq v ss a24 a25 rfu 8 rfu a22 a23 v ccq v ss a24 a25 rfu 3 a7 a17 a6 a5 d0 d8 d9 d1 2 a3 a4 a2 a1 a0 ce# oe# v ss 1 rfu a26 rfu rfu rfu v ccq rfu rfu fortified bga top view C ball side down fortified bga bottom view C ball side up notes: 1. a-1 is the least significant address bit in x8 mode. 2. a23 is valid for 256mb and above; otherwise, it is rfu. 3. a24 is valid for 512mb and above; otherwise, it is rfu. 4. a25 is valid for 1gb and above; otherwise, it is rfu. 5. a26 is valid for 2gb only; otherwise it is rfu. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash signal assignments pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 11 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
signal descriptions the signal description table below is a comprehensive list of signals for this device fami- ly. all signals listed may not be supported on this device. see signal assignments for in- formation specific to this device. table 4: signal descriptions name type description a[max:0] input address: selects the cells in the array to access during read operations. during write oper- ations, they control the commands sent to the command interface of the program/erase con- troller. ce# input chip enable: activates the device, enabling read and write operations to be performed. when ce# is high, the device goes to standby and data outputs are at high-z. oe# input output enable: controls the bus read operation. we# input write enable: controls the bus write operation of the command interface. v pp /wp# input v pp /write protect: provides write protect function and v pph function. these functions protect the lowest or highest block and enable the device to enter unlock bypass mode, re- spectively. (refer to hardware protection and bypass operations for details.) byte# input byte/word organization select: switches between x8 and x16 bus modes. when byte# is low, the device is in x8 mode; when high, the device is in x16 mode. rst# input reset: applies a hardware reset to the device, which is achieved by holding rst# low for at least t plpx. after rst# goes high, the device is ready for read and write operations (after t phel or t rhel, whichever occurs last). see reset ac specifications for more details. dq[7:0] i/o data i/o: outputs the data stored at the selected address during a read operation. during write operations, they represent the commands sent to the command interface of the inter- nal state machine. dq[14:8] i/o data i/o: outputs the data stored at the selected address during a read operation when byte# is high. when byte# is low, these pins are not used and are high-z. during write operations, these bits are not used. when reading the status register, these bits should be ig- nored. dq15/a-1 i/o data i/o or address input: when the device operates in x16 bus mode, this pin behaves as data i/o, together with dq[14:8]. when the device operates in x8 bus mode, this pin behaves as the least significant bit of the address. except where stated explicitly otherwise, dq15 = data i/o (x16 mode); a-1 = address input (x8 mode). ry/by# output ready busy: open-drain output that can be used to identify when the device is performing a program or erase operation. during program or erase operations, ry/by# is low, and is high-z during read mode, auto select mode, and erase suspend mode. after a hard- ware reset, read and write operations cannot begin until ry/by# goes high-z (see reset ac specifications for more details). the use of an open-drain output enables the ry/by# pins from several devices to be connec- ted to a single pull-up resistor to v ccq . a low value will then indicate that one (or more) of the devices is (are) busy. a 10k ohm or bigger resistor is recommended as pull-up resistor to achieve 0.1v v ol . 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash signal descriptions pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 12 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 4: signal descriptions (continued) name type description v cc supply supply voltage: provides the power supply for read, program, and erase operations. the command interface is disabled when v cc <= v lko . this prevents write operations from accidentally damaging the data during power-up, power-down, and power surges. if the pro- gram/erase controller is programming or erasing during this time, then the operation aborts and the contents being altered will be invalid. a 0.1 f capacitor should be connected between v cc and v ss to decouple the current surges from the power supply. the pcb track widths must be sufficient to carry the currents required during program and erase operations (see dc characteristics). v ccq supply i/o supply voltage: provides the power supply to the i/o pins and enables all outputs to be powered independently from v cc . v ss supply ground: all v ss pins must be connected to the system ground. rfu C reserved for future use: rfus should be not connected. memory organization memory configuration the main memory array is divided into 128kb or 64kw uniform blocks. memory map C 256mbC2gb density table 5: blocks[2047:0] block block size address range (x8) block size address range (x16) start end start end 2047 128kb ffe 0000h fff ffffh 64kw 7ff 0000h 7ff ffffh ? ? ? ? ? 1023 7fe 0000h 7ff ffffh 3ff 0000h 3ff ffffh ? ? ? ? ? 511 3fe 0000h 3ff ffffh 1ff 0000h 1ff ffffh ? ? ? ? ? 255 1fe 0000h 1ff ffffh 0ff 0000h 0ff ffffh ? ? ? ? ? 127 0fe 0000h 0ff ffffh 07f 0000h 07f ffffh ? ? ? ? ? 63 07e 0000h 07f ffffh 03f 0000h 03f ffffh ? ? ? ? ? 0 000 0000h 001 ffffh 000 0000h 000 ffffh note: 1. 256mb device = blocks 0C255; 512mb device = blocks 0C511; 1gb device = blocks 0C1023; 2gb device = blocks 0C2047, including upper and lower die. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash memory organization pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 13 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
bus operations table 6: bus operations notes 1 and 2 apply to entire table operation ce# oe# we# rst# v pp /wp# 8-bit mode 16-bit mode a[max:0], dq15/a-1 dq[14:8] dq[7:0] a[max:0] dq15/a-1, dq[14:0] read l l h h x cell address high-z data output cell address data output write l h l h h 3 command address high-z data input 4 command address data input 4 standby h x x h h x high-z high-z x high-z output disable l h h h x x high-z high-z x high-z reset x x x l x x high-z high-z x high-z notes: 1. typical glitches of less than 3ns on ce#, we#, and rst# are ignored by the device and do not affect bus operations. 2. h = logic level high (v ih ); l = logic level low (v il ); x = high or low. 3. if wp# is low, then the highest or the lowest block remains protected, depending on line item. 4. data input is required when issuing a command sequence or when performing data polling or block protection. read bus read operations read from the memory cells, registers, or cfi space. to accelerate the read operation, the memory array can be read in page mode where data is inter- nally read and stored in a page buffer. page size is 16 words (32 bytes) and is addressed by address inputs a[3:0] in x16 bus mode and a[3:0] plus dq15/a-1 in x8 bus mode. the extended memory blocks and cfi area do not support page read mode. a valid bus read operation involves setting the desired address on the address inputs, taking ce# and oe# low, and holding we# high. the data i/os will output the value. (see ac characteristics for details about when the output becomes valid.) write bus write operations write to the command interface. a valid bus write operation begins by setting the desired address on the address inputs. the address inputs are latched by the command interface on the falling edge of ce# or we#, whichever occurs last. the data i/os are latched by the command interface on the rising edge of ce# or we#, whichever occurs first. oe# must remain high during the entire bus write oper- ation. (see ac characteristics for timing requirement details.) standby driving ce# high in read mode causes the device to enter standby, and data i/os to be high-z. to reduce the supply current to the standby supply current (i cc2 ), ce# must be held within v cc 0.3v. (see dc characteristics.) 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash bus operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 14 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
during program or erase operations the device will continue to use the program/ erase supply current (i cc3 ) until the operation completes. output disable data i/os are high-z when oe# is high. reset during reset mode the device is deselected and the outputs are high-z. the device is in reset mode when rst# is low. the power consumption is reduced to the standby level, independently from ce#, oe#, or we# inputs. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash bus operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 15 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
registers status register table 7: status register bit definitions note 1 applies to entire table bit name settings description notes dq7 data polling bit 0 or 1, depending on operations monitors whether the program/erase controller has successful- ly completed its operation, or has responded to an erase sus- pend operation. 2, 3, 4 dq6 toggle bit toggles: 0 to 1; 1 to 0; and so on monitors whether the program/erase controller has successful- ly completed its operations, or has responded to an erase suspend operation. during a program/erase operation, dq6 toggles from 0 to 1, 1 to 0, and so on, with each succes- sive read operation from any address. 3, 4, 5 dq5 error bit 0 = success 1 = failure identifies errors detected by the program/erase controller. dq5 is set to 1 when a program, block erase, or chip erase op- eration fails to write the correct data to the memory, or when a blank check operation fails. 4, 6 dq3 erase timer bit 0 = erase not in progress 1 = erase in progress identifies the start of program/erase controller operation dur- ing a block erase command. before the program/erase con- troller starts, this bit set to 0, and additional blocks to be erased can be written to the command interface. 4 dq2 alternative toggle bit toggles: 0 to 1; 1 to 0; and so on monitors the program/erase controller during erase opera- tions. during chip erase, block erase, and erase suspend operations, dq2 toggles from 0 to 1, 1 to 0, and so on, with each successive read operation from addresses within the blocks being erased. 3, 4 dq1 buffered program abort bit 1 = abort indicates a buffer program operation abort. the buffered program abort and reset command must be issued to re- turn the device to read mode (see write to buffer pro- gram command). notes: 1. the status register can be read during program, erase, or erase suspend operations; the read operation outputs data on dq[7:0]. 2. for a program operation in progress, dq7 outputs the complement of the bit being programmed. for a read operation from the address previously programmed success- fully, dq7 outputs existing dq7 data. for a read operation from addresses with blocks to be erased while an erase suspend operation is in progress, dq7 outputs 0; upon successful completion of the erase suspend operation, dq7 outputs 1. for an erase or blank check operation in progress, dq7 outputs 0; upon either operation's successful completion, dq7 outputs 1. 3. after successful completion of a program, erase, or blank check operation, the de- vice returns to read mode. 4. during erase suspend mode, read operations to addresses within blocks not being erased output memory array data as if in read mode. a protected block is treated the same as a block not being erased. see the toggle flowchart for more information. 5. during erase suspend mode, dq6 toggles when addressing a cell within a block being erased. the toggling stops when the program/erase controller has suspended the erase operation. see the toggle flowchart for more information. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash registers pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 16 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
6. when dq5 is set to 1, a read/reset command must be issued before any subsequent command. table 8: operations and corresponding bit settings note 1 applies to entire table operation address dq7 dq6 dq5 dq3 dq2 dq1 ry/by# notes program any address dq7# toggle 0 C C 0 0 2 blank check any address 1 toggle 0 C C 0 0 chip erase any address 0 toggle 0 1 toggle C 0 block erase before time-out erasing block 0 toggle 0 0 toggle C 0 non-erasing block 0 toggle 0 0 no toggle C 0 block erase erasing block 0 toggle 0 1 toggle C 0 non-erasing block 0 toggle 0 1 no toggle C 0 program suspend programming block invalid operation high-z nonprogramming block outputs memory array data as if in read mode high-z erase suspend erasing block 1 no toggle 0 C toggle C high-z non-erasing block outputs memory array data as if in read mode high-z program during erase suspend erasing block dq7# toggle 0 C toggle C 0 2 non-erasing block dq7# toggle 0 C no toggle C 0 2 buffered program abort any address dq7# toggle 0 C C 1 high-z program error any address dq7# toggle 1 C C C high-z 2 erase error any address 0 toggle 1 1 toggle C high-z blank check er- ror any address 1 toggle 1 1 toggle C high-z notes: 1. unspecified data bits should be ignored. 2. dq7# for buffer program is related to the last address location loaded. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash registers pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 17 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 5: data polling flowchart start dq7 = data dq5 = 1 dq1 = 1 dq7 = data no no no no yes yes yes yes read dq7, dq5, and dq1 at valid address 1 read dq7 at valid address success failure 2 notes: 1. valid address is the address being programmed or an address within the block being erased or on which a blank check operation has been executed. 2. the data polling process does not support the blank check operation. the process represented in the toggle bit flowchart figure can provide information on the blank check operation. 3. failure results: dq5 = 1 indicates an operation error; dq1 = 1 indicates a write to buf- fer program abort operation. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash registers pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 18 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 6: toggle bit flowchart dq6 = toggle dq5 = 1 dq6 = toggle no no yes yes yes start read dq6 at valid address read dq6, dq5, and dq1 at valid address read dq6 (twice) at valid address success failure 1 dq1 = 1 no yes no note: 1. failure results: dq5 = 1 indicates an operation error; dq1 = 1 indicates a write to buf- fer program abort operation. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash registers pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 19 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 7: status register polling flowchart write to buffer program start dq7 = valid data dq5 = 1 yes no no yes yes dq6 = toggling yes no no no yes program operation no no dq6 = toggling no dq2 = toggling yes yes yes dq1 = 1 read 3 correct data? no yes read 1 read 2 read 2 read 3 device busy: repolling device busy: repolling read 3 program operation complete program operation failure write to buffer program abort timeout failure erase operation complete erase/suspend mode device error read2.dq6 = read3.dq6 read2.dq2 = read3.dq2 read1.dq6 = read2.dq6 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash registers pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 20 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
lock register table 9: lock register bit definitions note 1 applies to entire table bit name settings description notes dq2 password protection mode lock bit 0 = password protection mode enabled 1 = password protection mode disabled (default) places the device permanently in password protection mode. 2 dq1 nonvolatile protection mode lock bit 0 = nonvolatile protection mode enabled with pass- word protection mode permanently disabled 1 = nonvolatile protection mode enabled (default) places the device in nonvolatile protection mode with pass- word protection mode permanently disabled. when shipped from the factory, the device will operate in nonvolatile protec- tion mode, and the memory blocks are unprotected. 2 dq0 extended memory block protection bit 0 = protected 1 = unprotected (default) if the device is shipped with the extended memory block un- locked, the block can be protected by setting this bit to 0. the extended memory block protection status can be read in auto select mode by issuing an auto select command. notes: 1. the lock register is a 16-bit, one-time programmable register. dq[15:3] are reserved and are set to a default value of 1. 2. the password protection mode lock bit and nonvolatile protection mode lock bit cannot both be programmed to 0. any attempt to program one while the other is programmed causes the operation to abort, and the device returns to read mode. the device is ship- ped from the factory with the default setting. table 10: block protection status nonvolatile protection bit lock bit 1 nonvolatile protection bit 2 volatile protection bit 3 block protection status block protection status 1 1 1 00h block unprotected; nonvolatile protection bit changea- ble. 1 1 0 01h block protected by volatile protection bit; nonvolatile protection bit changeable. 1 0 1 01h block protected by nonvolatile protection bit; nonvola- tile protection bit changeable. 1 0 0 01h block protected by nonvolatile protection bit and vola- tile protection bit; nonvolatile protection bit changea- ble. 0 1 1 00h block unprotected; nonvolatile protection bit un- changeable. 0 1 0 01h block protected by volatile protection bit; nonvolatile protection bit unchangeable. 0 0 1 01h block protected by nonvolatile protection bit; nonvola- tile protection bit unchangeable. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash registers pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 21 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 10: block protection status (continued) nonvolatile protection bit lock bit 1 nonvolatile protection bit 2 volatile protection bit 3 block protection status block protection status 0 0 0 01h block protected by nonvolatile protection bit and vola- tile protection bit; nonvolatile protection bit unchange- able. notes: 1. nonvolatile protection bit lock bit: when cleared to 1, all nonvolatile protection bits are unlocked; when set to 0, all nonvolatile protection bits are locked. 2. block nonvolatile protection bit: when cleared to 1, the block is unprotected; when set to 0, the block is protected. 3. block volatile protection bit: when cleared to 1, the block is unprotected; when set to 0, the block is protected. figure 8: lock register program flowchart start done? dq5 = 1 no no yes yes enter lock register command set address-data (unlock) cycle 1 address-data (unlock) cycle 2 address-data cycle 3 program lock register address-data cycle 1 address-data cycle 2 polling algorithm success: exit protection command set (returns to device read mode) address-data cycle 1 address-data cycle 2 failure: read/reset (returns device to read mode) 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash registers pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 22 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
notes: 1. each lock register bit can be programmed only once. 2. see the block protection command definitions table for address-data cycle details. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash registers pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 23 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
standard command definitions C address-data cycles table 11: standard command definitions C address-data cycles, 8-bit and 16-bit note 1 applies to entire table command and code/subcode bus size address and data cycles notes 1st 2nd 3rd 4th 5th 6th a d a d a d a d a d a d read and auto select operations read/reset (f0h) x8 x f0 aaa aa 555 55 x f0 x16 x f0 555 aa 2aa 55 x f0 read cfi (98h) x8 aa 98 x16 55 auto select (90h) x8 aaa aa 555 55 aaa 90 note 2 note 2 2, 3, 4 x16 555 2aa 555 bypass operations unlock bypass (20h) x8 aaa aa 555 55 aaa 20 x16 555 2aa 555 unlock bypass reset (90h/00h) x8 x 90 x 00 x16 program operations program (a0h) x8 aaa aa 555 55 aaa a0 pa pd x16 555 2aa 555 unlock bypass program (a0h) x8 x a0 pa pd 5 x16 write to buffer program (25h) x8 aaa aa 555 55 bad 25 bad n pa pd 6, 7, 8 x16 555 2aa unlock bypass write to buffer program (25h) x8 bad 25 bad n pa pd 5 x16 write to buffer program confirm (29h) x8 bad 29 x16 buffered program abort and reset (f0h) x8 aaa aa 555 55 aaa f0 x16 555 2aa 555 program suspend (b0h) x8 x b0 x16 program resume (30h) x8 x 30 x16 erase operations 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash standard command definitions C address-data cycles pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 24 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 11: standard command definitions C address-data cycles, 8-bit and 16-bit (continued) note 1 applies to entire table command and code/subcode bus size address and data cycles notes 1st 2nd 3rd 4th 5th 6th a d a d a d a d a d a d chip erase (80/10h) x8 aaa aa 555 55 aaa 80 aaa aa 555 55 aaa 10 x16 555 2aa 555 555 2aa 555 unlock bypass chip erase (80/10h) x8 x 80 x 10 5 x16 block erase (80/30h) x8 aaa aa 555 55 aaa 80 aaa aa 555 55 bad 30 9 x16 555 2aa 555 555 2aa unlock bypass block erase (80/30h) x8 x 80 bad 30 5 x16 erase suspend (b0h) x8 x b0 x16 erase resume (30h) x8 x 30 x16 blank check operations blank check setup (eb/76h) x8 aaa aa 555 55 bad eb bad 76 bad 00 bad 00 x16 555 2aa blank check confirm and read (29h) x8 bad 29 bad note 2 2 x16 notes: 1. a = address; d = data; x = "don't care;" bad = any address in the block; n = number of bytes to be programmed; pa = program address; pd = program data; gray shading = not applicable. all values in the table are hexadecimal. some commands require both a com- mand code and subcode. for the 2gb device, the set-up command must be issued for each selected die. 2. these cells represent read cycles (versus write cycles for the others). 3. auto select enables the device to read the manufacturer code, device code, block pro- tection status, and extended memory block protection indicator. 4. auto select addresses and data are specified in the electronic signature table and the extended memory block protection table. 5. for any unlock bypass erase/program command, the first two unlock cycles are unnecessary. 6. bad must be the same as the address loaded during the write to buffer program 3rd and 4th cycles. 7. write to buffer program operation: maximum cycles = 261 (x8) and 517 (x16). un- lock bypass write to buffer program operation: maximum cycles = 259 (x8), 515 (x16). write to buffer program operation: n + 1 = bytes to be programmed; maxi- mum buffer size = 256 bytes (x8) and 1024 bytes (x16). 8. for x8, a[max:7] address pins should remain unchanged while a[6:0] and a-1 pins are used to select a byte within the n + 1 byte page. for x16, a[max:9] address pins should remain unchanged while a[8:0] pins are used to select a word within the n+1 word page. 9. block erase address cycles can extend beyond six address-data cycles, depending on the number of blocks to erase. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash standard command definitions C address-data cycles pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 25 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
read and auto select operations read/reset command the read/reset (f0h) command returns the device to read mode and resets the errors in the status register. one or three bus write operations can be used to issue the read/reset command. to return the device to read mode, this command can be issued between bus write cycles before the start of a program or erase operation. if the read/reset com- mand is issued during the timeout of a block erase operation, the device requires up to 10 s to abort, during which time no valid data can be read. this command will not abort an erase operation while in erase suspend. read cfi command the read cfi (98h) command puts the device in read cfi mode and is only valid when the device is in read array or auto select mode. one bus write cycle is required to issue the command. once in read cfi mode, bus read operations will output data from the cfi memory area (refer to the common flash interface for details). a read/reset command must be issued to return the device to the previous mode (read array or auto select ). a sec- ond read/reset command is required to put the device in read array mode from auto select mode. auto select command at power-up or after a hardware reset, the device is in read mode. it can then be put in auto select mode by issuing an auto select (90h) command. auto select mode ena- bles the following device information to be read: ? electronic signature, which includes manufacturer and device code information as shown in the electronic signature table. ? block protection, which includes the block protection status and extended memory block protection indicator, as shown in the block protection table. electronic signature or block protection information is read by executing a read opera- tion with control signals and addresses set, as shown in the read electronic signature table or the block protection table, respectively. in addition, this device information can be read or set by issuing an auto select command. auto select mode can be used by the programming equipment to automatically match a device with the application code to be programmed. three consecutive bus write operations are required to issue an auto select com- mand. the device remains in auto select mode until a read/reset or read cfi com- mand is issued. the device cannot enter auto select mode when a program or erase operation is in progress (ry/by# low). however, auto select mode can be entered if the program or erase operation has been suspended by issuing a program suspend or erase sus- pend command. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash read and auto select operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 26 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
auto select mode is exited by performing a reset. the device returns to read mode un- less it entered auto select mode after an erase suspend or program suspend command, in which case it returns to erase or program suspend mode. table 12: read electronic signature note 1 applies to entire table read cycle ce# oe# we# address input data input/output 8-bit/16-bit 8-bit only 8-bit only 16-bit only a[max:4] a3 a2 a1 a0 dq[15]/a-1 dq[14:8] dq[7:0] dq[15]/a-1, dq[14:0] manufacturer code l l h l l l l l x x 89h 0089h device code 1 l l h l l l l h x x 7eh 227eh device code 2 256mb l l h l h h h l x x 22h 2222h 512mb l l h l h h h l x x 23h 2223h 1gb l l h l h h h l x x 28h 2228h 2gb l l h l h h h l x x 48h 2248h device code 3 l l h l h h h h x x 01h 2201h note: 1. h = logic level high (v ih ); l = logic level low (v il ); x = high or low. table 13: block protection note 1 applies to entire table read cycle ce# oe# we# address input data input/output 8-bit/16-bit 8-bit only 8-bit only 16-bit only a[max:16] a[15:2] a1 a0 dq[15]/a-1 dq[14:8] dq[7:0] dq[15]/a-1, dq[14:0] extended memory block protection indicator (dq7) m29ewl l l h l l h h x x 89h 2 0089h 2 09h 3 0009h 3 m29ewh l l h l l h h x x 99h 2 0099h 2 19h 3 0019h 3 block protection status l l h block base address l h l x x 01h 4 0001h 4 00h 5 0000h 5 notes: 1. h = logic level high (v ih ); l = logic level low (v il ); x = high or low. 2. micron-prelocked (permanent). 3. customer-lockable. 4. protected: 01h (in x8 mode) is output on dq[7:0]; indicates that the extended memory block is permanently prelocked by micron. 5. unprotected: 00h (in x8 mode) is output on dq[7:0]; indicates that the extended memo- ry block can be locked by customer. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash read and auto select operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 27 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
bypass operations unlock bypass command the unlock bypass (20h) command is used to place the device in unlock bypass mode. three bus write operations are required to issue the unlock bypass com- mand. when the device enters unlock bypass mode, the two initial unlock cycles required for a standard program or erase operation are not needed, thus enabling faster total program or erase time. the unlock bypass command is used in conjunction with unlock bypass pro- gram or unlock bypass erase commands to program or erase the device faster than with standard program or erase commands. when the cycle time to the device is long, considerable time savings can be gained by using these commands. when in unlock bypass mode, only the following commands are valid: ? the unlock bypass program command can be issued to program addresses within the device. ? the unlock bypass block erase command can then be issued to erase one or more memory blocks. ? the unlock bypass chip erase command can be issued to erase the whole mem- ory array. ? the unlock bypass write to buffer program command can be issued to speed up the programming operation. ? the unlock bypass reset command can be issued to return the device to read mode. in unlock bypass mode, the device can be read as if in read mode. in addition to the unlock bypass command, when v pp /wp# is raised to v pph , the de- vice automatically enters unlock bypass mode. when v pp /wp# returns to v ih or v il , the device is no longer in unlock bypass mode and normal operation resumes. the transi- tions from v ih to v pph and from v pph to v ih must be slower than t vhvpp (see the accel- erated program, data polling/toggle ac characteristics). note: micron recommends the user enter and exit unlock bypass mode using enter unlock bypass and unlock bypass reset commands rather than raising v pp /wp# to v pph . v pp /wp# should never be raised to v pph from any mode except read mode; oth- erwise, the device may be left in an indeterminate state. unlock bypass reset command the unlock bypass reset (90/00h) command is used to return to read/reset mode from unlock bypass mode. two bus write operations are required to issue the un- lock bypass reset command. the read/reset command does not exit from un- lock bypass mode. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash bypass operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 28 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
program operations program command the program (a0h) command can be used to program a value to one address in the memory array. the command requires four bus write operations, and the final write operation latches the address and data in the internal state machine and starts the pro- gram/erase controller. after programming has started, bus read operations output the status register content. programming can be suspended and then resumed by issuing a program suspend command and a program resume command, respectively. if the address falls in a protected block, the program command is ignored, and the data remains unchanged. the status register is not read, and no error condition is given. after the program operation has completed, the device returns to read mode, unless an error has occurred. when an error occurs, bus read operations to the device contin- ue to output the status register. a read/reset command must be issued to reset the error condition and return the device to read mode. the program command cannot change a bit set to 0 back to 1, and an attempt to do so is masked during a program operation. instead, an erase command must be used to set all bits in one memory block or in the entire memory from 0 to 1. the program operation is aborted by performing a reset or by powering-down the de- vice. in this case, data integrity cannot be ensured, and it is recommended that the words or bytes that were aborted be reprogrammed. unlock bypass program command when the device is in unlock bypass mode, the unlock bypass program (a0h) command can be used to program one address in the memory array. the command re- quires two bus write operations instead of four required by a standard program command; the final write operation latches the address and data and starts the pro- gram/erase controller (the standard program command requires four bus write op- erations). the program operation using the unlock bypass program command behaves identically to the program operation using the program command. the operation cannot be aborted. a bus read operation to the memory outputs the status register. write to buffer program command the write to buffer program (25h) command makes use of the program buffer to speed up programming and dramatically reduces system programming time compared to the standard non-buffered program command. 256mb through 2gb devices sup- port a 512-word maximum program buffer. when issuing a write to buffer program command, v pp /wp# can be held high or raised to v pph . also, it can be held low if the block is not the lowest or highest block, depending on the part number. the following successive steps are required to issue the write to buffer program command: 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash program operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 29 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
first, two unlock cycles are issued. next, a third bus write cycle sets up the write to buffer program command. the set-up code can be addressed to any location within the targeted block. then, a fourth bus write cycle sets up the number of words/ bytes to be programmed. value n is written to the same block address, where n + 1 is the number of words/bytes to be programmed. value n + 1 must not exceed the size of the program buffer, or the operation will abort. a fifth cycle loads the first address and data to be programmed. last, n bus write cycles load the address and data for each word/ byte into the program buffer. addresses must lie within the range from the start address +1 to the start address + (n - 1) . optimum programming performance and lower power usage are achieved by aligning the starting address at the beginning of a 512-word boundary (a[8:0] = 0x000h). any buffer size smaller than 512 words is allowed within a 512-word boundary, while all ad- dresses used in the operation must lie within the 512-word boundary. in addition, any crossing boundary buffer program will result in a program abort. for a x8 device, maxi- mum buffer size is 256 bytes; for a x16 device, the maximum buffer size is 1024 bytes. to program the content of the program buffer, this command must be followed by a write to buffer program confirm command. if an address is written several times during a write to buffer program operation, the address/data counter will be decremented at each data load operation, and the data will be programmed to the last word loaded into the buffer. invalid address combinations or the incorrect sequence of bus write cycles will abort the write to buffer program command. the status register bits dq1, dq5, dq6, dq7 can be used to monitor the device status during a write to buffer program operation. the write to buffer program command should not be used to change a bit set to 0 back to 1, and an attempt to do so is masked during the operation. rather than the write to buffer program command, the erase command should be used to set memory bits from 0 to 1. figure 9: boundary condition of program buffer size a n y b u f f e r p r o g r a m a t te m p t i s n o t a l l o w e d 0400h 512-word program buffer is allowed 512-word program buffer is allowed 511 words or less are allowed in the program buffer 0000h 512 words 512 words 0200h 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash program operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 30 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 10: write to buffer program flowchart abort write to buffer write buffer data, start address start x = n write n, 1 block address write to buffer and program aborted 2 write to a different block address x = 0 write next data, 3 program address pair write to buffer confirm, block address x = x - 1 yes no yes no dq7 = data no yes dq5 = 1 yes no dq1 = 1 no yes write to buffer command, block address read status register (dq1, dq5, dq7) at last loaded address dq7 = data 4 no yes check status register (dq5, dq7) at last loaded address fail or abort 5 end first three cycles of the write to buffer program command notes: 1. n + 1 is the number of addresses to be programmed. 2. the buffered program abort and reset command must be issued to return the de- vice to read mode. 3. when the block address is specified, any address in the selected block address space is acceptable. however, when loading program buffer address with data, all addresses must fall within the selected program buffer page. 4. dq7 must be checked because dq5 and dq7 may change simultaneously. 5. if this flowchart location is reached because dq5 = 1, then the write to buffer pro- gram command failed. if this flowchart location is reached because dq1 = 1, then the write to buffer program command aborted. in both cases, the appropriate reset command must be issued to return the device to read mode: a reset command if the operation failed; a write to buffer program abort and reset command if the op- eration aborted. 6. see the standard command definitions C address-data cycles, 8-bit and 16-bit table for details about the write to buffer program command sequence. unlock bypass write to buffer program command when the device is in unlock bypass mode, the unlock bypass write to buffer (25h) command can be used to program the device in fast program mode. the com- 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash program operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 31 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
mand requires two bus write operations fewer than the standard write to buffer program command. the unlock bypass write to buffer program command behaves the same way as the write to buffer program command: the operation cannot be aborted, and a bus read operation to the memory outputs the status register. the write to buffer program confirm command is used to confirm an un- lock bypass write to buffer program command and to program the n + 1 words/bytes loaded in the program buffer by this command. write to buffer program confirm command the write to buffer program confirm (29h) command is used to confirm a write to buffer program command and to program the n + 1 words/bytes loaded in the program buffer by this command. buffered program abort and reset command a buffered program abort and reset (f0h) command must be issued to reset the device to read mode when the buffer program operation is aborted. the buffer programming sequence can be aborted in the following ways: ? load a value that is greater than the page buffer size during the number of locations to program in the write to buffer program command. ? write to an address in a different block than the one specified during the write buf- fer load command. ? write an address/data pair to a different write buffer page than the one selected by the starting address during the program buffer data loading stage of the operation. ? write data other than the confirm command after the specified number of data load cycles. the abort condition is indicated by dq1 = 1, dq7 = dq7# (for the last address location loaded), dq6 = toggle, and dq5 = 0 (all of which are status register bits). a buffered program abort and reset command sequence must be written to reset the device for the next operation. note: the full three-cycle buffered program abort and reset command se- quence is required when using buffer programming features in unlock bypass mode. program suspend command the program suspend (b0h) command can be used to interrupt a program opera- tion so that data can be read from any block. when the program suspend command is issued during a program operation, the device suspends the operation within the pro- gram suspend latency time and updates the status register bits. after the program operation has been suspended, data can be read from any address. however, data is invalid when read from an address where a program operation has been suspended. the program suspend command may also be issued during a program operation while an erase is suspended. in this case, data may be read from any address not in erase suspend or program suspend mode. to read from the extended memory block area (one-time programmable area), the enter/exit extended memory block command sequences must be issued. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash program operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 32 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
the system may also issue the auto select command sequence when the device is in program suspend mode. the system can read as many auto select codes as required. when the device exits auto select mode, the device reverts to program suspend mode and is ready for another valid operation. the program suspend operation is aborted by performing a device reset or power- down. in this case, data integrity cannot be ensured, and it is recommended that the words or bytes that were aborted be reprogrammed. program resume command the program resume (30h) command must be issued to exit a program suspend mode and resume a program operation. the controller can use dq7 or dq6 status bits to determine the status of the program operation. after a program resume command is issued, subsequent program resume commands are ignored. another program suspend command can be issued after the device has resumed program- ming. erase operations chip erase command the chip erase (80/10h) command erases the entire chip. six bus write operations are required to issue the command and start the program/erase controller. protected blocks are not erased. if all blocks are protected, the chip erase operation appears to start, but will terminate within approximately100 s, leaving the data un- changed. no error is reported when protected blocks are not erased. during the chip erase operation, the device ignores all other commands, including erase suspend. it is not possible to abort the operation. all bus read operations dur- ing chip erase output the status register on the data i/os. see the status register sec- tion for more details. after the chip erase operation completes, the device returns to read mode, unless an error has occurred. if an error occurs, the device will continue to output the status regis- ter. a read/reset command must be issued to reset the error condition and return to read mode. the chip erase command sets all of the bits in unprotected blocks of the device to 1. all previous data is lost. the operation is aborted by performing a reset or by powering-down the device. in this case, data integrity cannot be ensured, and it is recommended that the entire chip be erased again. unlock bypass chip erase command when the device is in unlock bypass mode, the unlock bypass chip erase (80/10h) command can be used to erase all memory blocks at one time. the command requires only two bus write operations instead of six using the standard chip erase com- mand. the final bus write operation starts the program/erase controller. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash erase operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 33 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
the unlock bypass chip erase command behaves the same way as the chip erase command: the operation cannot be aborted, and a bus read operation to the memory outputs the status register. block erase command the block erase (80/30h) command erases a list of one or more blocks. it sets all of the bits in the unprotected selected blocks to 1. all previous data in the selected blocks is lost. six bus write operations are required to select the first block in the list. each addition- al block in the list can be selected by repeating the sixth bus write operation using the address of the additional block. after the command sequence is written, a block erase timeout occurs. during the timeout period, additional block addresses and block erase commands can be written. after the program/erase controller has started, it is not possible to select any more blocks. each additional block must therefore be selected within the timeout period of the last block. the timeout timer restarts when an addi- tional block is selected. after the sixth bus write operation, a bus read operation out- puts the status register. see the we#-controlled program waveforms for details on how to identify if the program/erase controller has started the block erase operation. after the block erase operation completes, the device returns to read mode, unless an error has occurred. if an error occurs, bus read operations will continue to output the status register. a read/reset command must be issued to reset the error condi- tion and return to read mode. if any selected blocks are protected, they are ignored, and all the other selected blocks are erased. if all of the selected blocks are protected, the block erase operation ap- pears to start, but will terminate within approximately100 s, leaving the data un- changed. no error condition is given when protected blocks are not erased. during the block erase operation, the device ignores all commands except the erase suspend command and the read/reset command, which is accepted only during the timeout period. the operation is aborted by performing a reset or powering- down the device. in this case, data integrity cannot be ensured, and it is recommended that the aborted blocks be erased again. unlock bypass block erase command when the device is in unlock bypass mode, the unlock bypass block erase (80/30h) command can be used to erase one or more memory blocks at a time. the command requires two bus write operations instead of six using the standard block erase command. the final bus write operation latches the address of the block and starts the program/erase controller. to erase multiple blocks (after the first two bus write operations have selected the first block in the list), each additional block in the list can be selected by repeating the sec- ond bus write operation using the address of the additional block. the unlock bypass block erase command behaves the same way as the block erase command: the operation cannot be aborted, and a bus read operation to the memory outputs the status register. see the block erase command section for de- tails. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash erase operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 34 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
erase suspend command the erase suspend (b0h) command temporarily suspends a block erase opera- tion. one bus write operation is required to issue the command. the block address is "don't care." the program/erase controller suspends the erase operation within the erase suspend latency time of the erase suspend command being issued. however, when the erase suspend command is written during the block erase timeout, the device im- mediately terminates the timeout period and suspends the erase operation. after the program/erase controller has stopped, the device operates in read mode, and the erase is suspended. during an erase suspend operation, it is possible to read and execute program op- erations or write to buffer program operations in blocks that are not suspended. both read and program operations behave normally on these blocks. reading from blocks that are suspended will output the status register. if any attempt is made to pro- gram in a protected block or in the suspended block, the program command is ignor- ed, and the data remains unchanged. in this case, the status register is not read, and no error condition is given. it is also possible to issue auto select, read cfi, and unlock bypass commands during an erase suspend operation. the read/reset command must be issued to return the device to read array mode before the resume command will be accepted. during an erase suspend operation, a bus read operation to the extended memory block will output the extended memory block data. after the device enters extended memory block mode, the exit extended memory block command must be issued before the erase operation can be resumed. an erase suspend command is ignored if it is written during a chip erase opera- tion. if the erase suspend operation is aborted by performing a device reset or power- down, data integrity cannot be ensured, and it is recommended that the suspended blocks be erased again. erase resume command the erase resume (30h) command restarts the program/erase controller after an erase suspend operation. the device must be in read array mode before the resume command will be accepted. an erase can be suspended and resumed more than once. blank check operation blank check commands two commands are required to execute a blank check operation: blank check setup (eb/76h) and blank check confirm and read (29h). the blank check operation determines whether a specified block is blank (that is, completely erased). it can also be used to determine whether a previous erase opera- tion was successful, including erase operations that might have been interrupted by power loss. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash blank check operation pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 35 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
the blank check operation checks for cells that are programmed or over-erased. if it finds any, it returns a failure status, indicating that the block is not blank. if it returns a passing status, the block is guaranteed blank (all 1s) and is ready to program. before executing, the erase operation initiates a blank check operation, and if the target block is blank, the erase operation is skipped, benefitting overall cycle perform- ance; otherwise, the erase operation continues. the blank check operation can occur in only one block at a time, and during its exe- cution, reading the status register is the only other operation allowed. reading from any address in the device enables reading the status register to monitor blank check pro- gress or errors. operations such as read (array data), program, erase, and any sus- pended operation are not allowed. after the blank check operation has completed, the device returns to read mode un- less an error has occurred. when an error occurs, the device continues to output status register data. a read/reset command must be issued to reset the error condition and return the device to read mode. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash blank check operation pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 36 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
block protection command definitions C address-data cycles table 14: block protection command definitions C address-data cycles, 8-bit and 16-bit notes 1 and 2 apply to entire table command and code/subcode bus size address and data cycles notes 1st 2nd 3rd 4th n th a d a d a d a d a d lock register commands enter lock register command set (40h) x8 aaa aa 555 55 aaa 40 3 x16 555 aa 2aa 55 555 program lock register (a0h) x8 x a0 x data 5 x16 read lock register x8 x data 4, 5, 6 x16 password protection commands enter password protection command set (60h) x8 aaa aa 555 55 aaa 60 3 x16 555 aa 2aa 55 555 program password (a0h) x8 x a0 pwan pwdn 7 x16 read password x8 00 pwd0 01 pwd1 02 pwd2 03 pwd3 07 pwd7 4, 6, 8, 9 x16 00 pwd0 01 pwd1 02 pwd2 03 pwd3 unlock password (25h/ 03h) x8 00 25 00 03 00 pwd0 01 pwd1 00 29 8, 10 x16 nonvolatile protection commands enter nonvolatile protection command set (c0h) x8 aaa aa 555 55 aaa c0 3 x16 555 aa 2aa 55 555 program nonvolatile protection bit (a0h) x8 x a0 bad 00 11 x16 read nonvolatile protection bit status x8 bad read(0) 4, 6, 11 x16 clear all nonvolatile protection bits (80/30h) x8 x 80 00 30 12 x16 nonvolatile protection bit lock bit commands enter nonvolatile protection bit lock bit command set (50h) x8 aaa aa 555 55 aaa 50 3 x16 555 aa 2aa 55 555 program nonvolatile protection bit lock bit (a0h) x8 x a0 x 00 11 x16 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash block protection command definitions C address-data cycles pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 37 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 14: block protection command definitions C address-data cycles, 8-bit and 16-bit (continued) notes 1 and 2 apply to entire table command and code/subcode bus size address and data cycles notes 1st 2nd 3rd 4th n th a d a d a d a d a d read nonvolatile protection bit lock bit status x8 x read(0) 4, 6, 11 x16 volatile protection commands enter volatile protection command set (e0h) x8 aaa aa 555 55 aaa e0 3 x16 555 aa 2aa 55 555 program volatile protection bit (a0h) x8 x a0 bad 00 11 x16 read volatile protection bit status x8 bad read(0) 4, 6 x16 clear volatile protection bit (a0h) x8 x a0 bad 01 11 x16 extended memory block commands enter extended memory block (88h) x8 aaa aa 555 55 aaa 88 3 x16 555 aa 2aa 55 555 exit extended memory block (90/00h) x8 aaa aa 555 55 aaa 90 x 00 x16 555 aa 2aa 55 555 exit protection commands exit protection command set (90/00h) x8 x 90 x 00 3 x16 notes: 1. key: a = address and d = data; x = "dont care;" bad = any address in the block; pwdn = password bytes 0 to 7; pwan = password address, n = 0 to 7; gray = not applicable. all values in the table are hexadecimal. 2. dq[15:8] are "dont care" during unlock and command cycles. a[max:16] are "dont care" during unlock and command cycles, unless an address is required. 3. the enter command sequence must be issued prior to any operation. it disables read and write operations from and to block 0. read and write operations from and to any other block are allowed. also, when an enter command set command is issued, an exit protection command set command must be issued to return the device to read mode. 4. read register/password commands have no command code; ce# and oe# are driven low and data is read according to a specified address. 5. data = lock register content. 6. all address cycles shown for this command are read cycles. 7. only one portion of the password can be programmed or read by each program pass- word command. 8. each portion of the password can be entered or read in any order as long as the entire 64-bit password is entered or read. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash block protection command definitions C address-data cycles pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 38 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
9. for the x8 read password command, the n th (and final) address cycle equals the 8th address cycle. from the 5th to the 8th address cycle, the values for each address and da- ta pair continue the pattern shown in the table as follows: for x8, address and data = 04 and pwd4; 05 and pwd5; 06 and pwd6; 07 and pwd7. 10. for the x8 unlock password command, the n th (and final) address cycle equals the 11th address cycle. from the 5th to the 10th address cycle, the values for each address and data pair continue the pattern shown in the table as follows: address and data = 02 and pwd2; 03 and pwd3; 04 and pwd4; 05 and pwd5; 06 and pwd6; 07 and pwd7. for the x16 unlock password command, the n th (and final) address cycle equals the 7th address cycle. for the 5th and 6th address cycles, the values for the address and data pair continue the pattern shown in the table as follows: address and data = 02 and pwd2; 03 and pwd3. 11. both nonvolatile and volatile protection bit settings are as follows: protected state = 00; unprotected state= 01. 12. the clear all nonvolatile protection bits command programs all nonvolatile pro- tection bits before erasure. this prevents over-erasure of previously cleared nonvolatile protection bits. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash block protection command definitions C address-data cycles pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 39 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
protection operations blocks can be protected individually against accidental program, erase, or read op- erations on both 8-bit and 16-bit configurations. the block protection scheme is shown in the software protection scheme figure. memory block and extended memory block protection is configured through the lock register (see lock register section). lock register commands after the enter lock register command set (40h) command has been issued, all bus read or program operations can be issued to the lock register. the program lock register (a0h) command allows the lock register to be config- ured. the programmed data can then be checked with a read lock register com- mand by driving ce# and oe# low with the appropriate address data on the address bus. password protection commands after the enter password protection command set (60h) command has been issued, the commands related to password protection mode can be issued to the device. the program password (a0h) command is used to program the 64-bit password used in the password protection mode. to program the 64-bit password, the complete command sequence must be entered eight times at eight consecutive addresses selec- ted by a[1:0] plus dq15/a-1 in 8-bit mode, or four times at four consecutive addresses selected by a[1:0] in 16-bit mode. by default, all password bits are set to 1. the password can be checked by issuing a read password command. note: to use the password protection feature on the 2gb device, the password must be programmed to both upper die and lower die. the read password command is used to verify the password used in password pro- tection mode. to verify the 64-bit password, the complete command sequence must be entered eight times at eight consecutive addresses selected by a[1:0] plus dq15/a-1 in 8-bit mode, or four times at four consecutive addresses selected by a[1:0] in 16-bit mode. if the password mode lock bit is programmed and the user attempts to read the password, the device will output ffh onto the i/o data bus. the unlock password (25/03h) command is used to clear the nonvolatile protec- tion bit lock bit, allowing the nonvolatile protection bits to be modified. the unlock password command must be issued, along with the correct password, and requires a 1 s delay between successive unlock password commands in order to prevent hackers from cracking the password by trying all possible 64-bit combinations. if this delay does not occur, the latest command will be ignored. approximately 1 s is required for unlocking the device after the valid 64-bit password has been provided. nonvolatile protection commands after the enter nonvolatile protection command set (c0h) command has been issued, the commands related to nonvolatile protection mode can be issued to the device. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash protection operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 40 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
a block can be protected from program or erase by issuing a program nonvolatile protection bit (a0h) command, along with the block address. this command sets the nonvolatile protection bit to 0 for a given block. the status of a nonvolatile protection bit for a given block or group of blocks can be read by issuing a read nonvolatile modify protection bit command, along with the block address. the nonvolatile protection bits are erased simultaneously by issuing a clear all nonvolatile protection bits (80/30h) command. no specific block address is re- quired. if the nonvolatile protection bit lock bit is set to 0, the command fails. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash protection operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 41 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 11: program/erase nonvolatile protection bit algorithm no no yes yes dq6 = toggle enter nonvolatile protection command set start program nonvolatile protection bit addr = bad fail read byte twice addr = bad read byte twice addr = bad no no yes yes dq6 = toggle reset dq5 = 1 exit protection command set dq0 = 1 (erase) 0 (program) read byte twice addr = bad wait 500s pass 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash protection operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 42 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
nonvolatile protection bit lock bit commands after the enter nonvolatile protection bit lock bit command set (50h) command has been issued, the commands that allow the nonvolatile protection bit lock bit to be set can be issued to the device. the program nonvolatile protection bit lock bit (a0h) command is used to set the nonvolatile protection bit lock bit to 0, thus locking the nonvolatile protection bits and preventing them from being modified. the read nonvolatile protection bit lock bit status command is used to read the status of the nonvolatile protection bit lock bit. volatile protection commands after the enter volatile protection command set (e0h) command has been issued, commands related to the volatile protection mode can be issued to the device. the program volatile protection bit (a0h) command individually sets a vola- tile protection bit to 0 for a given block. if the nonvolatile protection bit for the same block is set, the block is locked regardless of the value of the volatile protection bit. (see the block protection status table.) the status of a volatile protection bit for a given block can be read by issuing a read volatile protection bit status command along with the block address. the clear volatile protection bit (a0h) command individually clears (sets to 1) the volatile protection bit for a given block. if the nonvolatile protection bit for the same block is set, the block is locked regardless of the value of the volatile protection bit. (see the block protection status table.) extended memory block commands the device has one extra 128-word extended memory block that can be accessed only by the enter extended memory block (88h) command. the extended memory block is 128 words (x16) or 256 bytes (x8). it is used as a security block to provide a per- manent 128-bit security identification number or to store additional information. the device can be shipped with the extended memory block prelocked permanently by mi- cron, including the 128-bit security identification number. or, the device can be ship- ped with the extended memory block unlocked, enabling customers to permanently program and lock it. (see lock register, the auto select command, and the block protection table.) table 15: extended memory block address and data address data x8 x16 micron prelocked customer lockable 000000hC00000fh 000000hC000007h secure id number determined by customer secure id number 000010hC0000ffh 000008hC00007fh protected and unavailable determined by customer after the enter extended memory block command has been issued, the device enters the extended memory block mode. all bus read or program operations are conducted on the extended memory block, and the extended memory block is ad- 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash protection operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 43 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
dressed using the addresses occupied by block 0 in the other operating modes (see the memory map table). in extended memory block mode, erase, chip erase, erase suspend, and erase resume commands are not allowed. the extended memory block cannot be erased, and each bit of the extended memory block can only be programmed once. the extended memory block is protected from further modification by programming lock register bit 0. once invoked, this protection cannot be undone. the device remains in extended memory block mode until the exit extended mem- ory block (90/00h) command is issued, which returns the device to read mode, or until power is removed from the device. after a power-up sequence or hardware reset, the device will revert to reading memory blocks in the main array. exit protection command the exit protection command set (90/00h) command is used to exit the lock register, password protection, nonvolatile protection, volatile protection, and nonvola- tile protection bit lock bit command set modes and return the device to read mode. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash protection operations pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 44 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
device protection hardware protection the v pp /wp# function provides a hardware method of protecting either the highest/ lowest block. when v pp /wp# is low, program and erase operations on either of these block options is ignored to provide protection. when v pp /wp# is high, the de- vice reverts to the previous protection status for the highest/lowest block or top/bottom two blocks. program and erase operations can modify the data in either of these block options unless block protection is enabled. note: micron highly recommends driving v pp /wp# high or low. if a system needs to float the v pp /wp# pin, without a pull-up/pull-down resistor and no capacitor, then an internal pull-up resistor is enabled. table 16: v pp /wp# functions v pp /wp# settings function v il highest/lowest block is protected; for a 2gb device, both the highest and the lowest blocks are hardware-protected (block 0 and block 2047) v ih highest/lowest block or the top/bottom two blocks are unprotected unless software pro- tection is activated. software protection four software protection modes are available: ? volatile protection ? nonvolatile protection ? password protection ? password access the device is shipped with all blocks unprotected. on first use, the device defaults to the nonvolatile protection mode but can be activated in either the nonvolatile protec- tion or password protection mode. the desired protection mode is activated by setting either the nonvolatile protection mode lock bit or the password protection mode lock bit of the lock register (see the lock register section). both bits are one-time-programmable and nonvolatile; therefore, af- ter the protection mode has been activated, it cannot be changed, and the device is set permanently to operate in the selected protection mode. it is recommended that the desired software protection mode be activated when first programming the device. for the lowest and highest blocks, a higher level of block protection can be achieved by locking the blocks using nonvolatile protection mode and holding v pp /wp# low. blocks with volatile protection and nonvolatile protection can coexist within the memo- ry array. if the user attempts to program or erase a protected block, the device ignores the command and returns to read mode. the block protection status can be read by performing a read electronic signature or by issuing an auto select command (see the block protection table). 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash device protection pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 45 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
refer to the block protection status table and the software protection scheme figure for details on the block protection scheme. refer to the protection operations section for a description of the command sets. volatile protection mode volatile protection enables the software application to protect blocks against inadver- tent change and can be disabled when changes are needed. volatile protection bits are unique for each block and can be individually modified. volatile protection bits control the protection scheme only for unprotected blocks whose nonvolatile protection bits are cleared to 1. issuing a program volatile protection bit or clear volatile protection bit command sets to 0 or clears to 1 the volatile protection bits and pla- ces the associated blocks in the protected (0) or unprotected (1) state, respectively. the volatile protection bit can be set or cleared as often as needed. when the device is first shipped, or after a power-up or hardware reset, the volatile pro- tection bits default to 1 (unprotected). nonvolatile protection mode a nonvolatile protection bit is assigned to each block. each of these bits can be set for protection individually by issuing a program nonvolatile protection bit com- mand. also, each device has one global volatile bit called the nonvolatile protection bit lock bit; it can be set to protect all nonvolatile protection bits at once. this global bit must be set to 0 only after all nonvolatile protection bits are configured to the desired settings. when set to 0, the nonvolatile protection bit lock bit prevents changes to the state of the nonvolatile protection bits. when cleared to 1, the nonvolatile protection bits can be set and cleared using the program nonvolatile protection bit and clear all nonvolatile protection bits commands, respectively. no software command unlocks the nonvolatile protection bit lock bit unless the device is in password protection mode; in nonvolatile protection mode, the nonvolatile protec- tion bit lock bit can be cleared only by taking the device through a hardware reset or power-up. nonvolatile protection bits cannot be cleared individually; they must be cleared all at once using a clear all nonvolatile protection bits command. they will re- main set through a hardware reset or a power-down/power-up sequence. if one of the nonvolatile protection bits needs to be cleared (unprotected), additional steps are required: first, the nonvolatile protection bit lock bit must be cleared to 1, us- ing either a power-cycle or hardware reset. then, the nonvolatile protection bits can be changed to reflect the desired settings. finally, the nonvolatile protection bit lock bit must be set to 0 to lock the nonvolatile protection bits. the device now will operate nor- mally. to achieve the best protection, the program nonvolatile protection lock bit command should be executed early in the boot code, and the boot code should be pro- tected by holding v pp /wp# low. nonvolatile protection bits and volatile protection bits have the same function when v pp /wp# is high or when v pp /wp# is at the voltage for program acceleration (v pph ). 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash device protection pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 46 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
password protection mode the password protection mode provides a higher level of security than the nonvolatile protection mode by requiring a 64-bit password to unlock the nonvolatile protection bit lock bit. in addition to this password requirement, the nonvolatile protection bit lock bit is set to 0 after power-up and reset to maintain the device in password protection mode. executing the unlock password command by entering the correct password clears the nonvolatile protection bit lock bit, enabling the block nonvolatile protection bits to be modified. if the password provided is incorrect, the nonvolatile protection bit lock bit remains locked, and the state of the nonvolatile protection bits cannot be modified. to place the device in password protection mode, the following two steps are required: first, before activating the password protection mode, a 64-bit password must be set and the setting verified. password verification is allowed only before the password pro- tection mode is activated. next, password protection mode is activated by program- ming the password protection mode lock bit to 0. this operation is irreversible. after the bit is programmed, it cannot be erased, the device remains permanently in password protection mode, and the 64-bit password can be neither retrieved nor reprogrammed. in addition, all commands to the address where the password is stored are disabled. note: there is no means to verify the password after password protection mode is ena- bled. if the password is lost after enabling the password protection mode, there is no way to clear the nonvolatile protection bit lock bit. password access password access is a security enhancement that protects information stored in the main array blocks by preventing content alteration or reads until a valid 64-bit password is received. password access may be combined with nonvolatile and/or volatile protection to create a multi-tiered solution. contact your micron sales representative for further details. figure 12: software protection scheme 1 = unprotected (default) 0 = protected 1 = unprotected 0 = protected (default setting depends on the product order option) volatile protection bit nonvolatile protection bit 1 = unlocked (default, after power-up or hardware reset) 0 = locked nonvolatile protection bit lock bit (volatile) nonvolatile protection mode password protection mode volatile protection nonvolatile protection array block 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash device protection pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 47 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
notes: 1. volatile protection bits are programmed and cleared individually. nonvolatile protection bits are programmed individually and cleared collectively. 2. once programmed to 0, the nonvolatile protection bit lock bit can be reset to 1 only by taking the device through a power-up or hardware reset. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash device protection pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 48 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
common flash interface the common flash interface (cfi) is a jedec-approved, standardized data structure that can be read from the flash memory device. it allows a system's software to query the device to determine various electrical and timing parameters, density information, and functions supported by the memory. the system can interface easily with the de- vice, enabling the software to upgrade itself when necessary. when the read cfi command is issued, the device enters cfi query mode and the data structure is read from memory. the following tables show the addresses (a-1, a[7:0]) used to retrieve the data. the query data is always presented on the lowest order data outputs (dq[7:0]), and the other data outputs (dq[15:8]) are set to 0. table 17: query structure overview note 1 applies to the entire table address subsection name description x16 x8 10h 20h cfi query identification string command set id and algorithm data offset 1bh 36h system interface information device timing and voltage information 27h 4eh device geometry definition flash device layout 40h 80h primary algorithm-specific extended query table additional information specific to the primary al- gorithm (optional) note: 1. query data are always presented on the lowest order data outputs (dq[7:0]). dq[15:8] are set to 0. table 18: cfi query identification string note 1 applies to the entire table address data description value x16 x8 10h 20h 0051h query unique ascii string "qry" "q" 11h 22h 0052h "r" 12h 24h 0059h "y" 13h 14h 26h 28h 0002h 0000h primary algorithm command set and control interface id code 16-bit id code defining a specific algorithm C 15h 16h 2ah 2ch 0040h 0000h address for primary algorithm extended query table (see the primary algo- rithm-specific extended query table) p = 40h 17h 18h 2eh 30h 0000h 0000h alternate vendor command set and control interface id code second ven- dor-specified algorithm supported C 19h 1ah 32h 34h 0000h 0000h address for alternate algorithm extended query table C note: 1. query data are always presented on the lowest order data outputs (dq[7:0]). dq[15:8] are set to 0. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash common flash interface pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 49 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 19: cfi query system interface information note 1 applies to the entire table address data description value x16 x8 1bh 36h 0027h v cc logic supply minimum program/erase voltage bits[7:4] bcd value in volts bits[3:0] bcd value in 100mv 2.7v 1ch 38h 0036h v cc logic supply maximum program/erase voltage bits[7:4] bcd value in volts bits[3:0] bcd value in 100mv 3.6v 1dh 3ah 00b5h v pph (programming) supply minimum program/erase voltage bits[7:4] hex value in volts bits[3:0] bcd value in 100mv 11.5v 1eh 3ch 00c5h v pph (programming) supply maximum program/erase voltage bits[7:4] hex value in volts bits[3:0] bcd value in 10mv 12.5v 1fh 3eh 0009h typical timeout for single byte/word program = 2 n s 512s 20h 40h 000ah typical timeout for maximum size buffer program = 2 n s 1024s 21h 42h 000ah typical timeout per individual block erase = 2 n ms 1s 22h 44h 0012h typical timeout for full chip erase = 2 n ms 256mb: 262s 0013h 512mb: 524s 0014h 1gb: 1048s 0015h 2gb: 2097s 23h 46h 0001h maximum timeout for byte/word program = 2 n times typical 1024s 24h 48h 0002h maximum timeout for buffer program = 2 n times typical 4096s 25h 4ah 0002h maximum timeout per individual block erase = 2 n times typical 4s 26h 4ch 0002h maximum timeout for chip erase = 2 n times typical 256mb: 1048s 0002h 512mb: 2096s 0002h 1gb: 4194s 0002h 2gb: 8388s note: 1. the values in this table are valid for both packages. table 20: device geometry definition address data description value x16 x8 27h 4eh 0019h device size = 2 n in number of bytes 32mb 001ah 64mb 001bh 128mb 001ch 256mb 28h 29h 50h 52h 0002h 0000h flash device interface code description x8, x16 asynchronous 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash common flash interface pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 50 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 20: device geometry definition (continued) address data description value x16 x8 2ah 2bh 54h 56h 000ah 0000h maximum number of bytes in multi-byte program or page = 2 n 1024 1 2ch 58h 0001h number of erase block regions. it specifies the number of regions containing contiguous erase blocks of the same size. 1 2dh 2eh 5ah 5ch 00ffh 0000h erase block region 1 information number of identical-size erase blocks = 00ffh + 1 / 01ffh + 1 / 03ffh + 1 / 07ffh + 1 256 00ffh 0001h 512 00ffh 0003h 1024 00ffh 0007h 2048 2fh 30h 5eh 60h 0000h 0002h erase block region 1 information block size in region 1 = 0200h 256 bytes 128kb 31h 32h 33h 34h 62h 64h 66h 68h 0000h 0000h 0000h 0000h erase block region 2 information 0 35h 36h 37h 38h 6ah 6ch 6eh 70h 0000h 0000h 0000h 0000h erase block region 3 information 0 39h 3ah 3bh 3ch 72h 74h 76h 78h 0000h 0000h 0000h 0000h erase block region 4 information 0 note: 1. for x16/x8 mode, the maximum buffer size is 1024/256 bytes, respectively. table 21: primary algorithm-specific extended query table note 1 applies to the entire table address data description value x16 x8 40h 80h 0050h primary algorithm extended query table unique ascii string pri "p" 41h 82h 0052h "r" 42h 84h 0049h "i" 43h 86h 0031h major version number, ascii "1" 44h 88h 0033h minor version number, ascii "3" 45h 8ah 0018h address sensitive unlock (bits[1:0]): 00 = required 01 = not required silicon revision number (bits[7:2]) required 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash common flash interface pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 51 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 21: primary algorithm-specific extended query table (continued) note 1 applies to the entire table address data description value x16 x8 46h 8ch 0002h erase suspend: 00 = not supported 01 = read only 02 = read and write 2 47h 8eh 0001h block protection: 00 = not supported x = number of blocks per group 1 48h 90h 0000h temporary block unprotect: 00 = not supported 01 = supported not supported 49h 92h 0008h block protect/unprotect: 08 = m29ewh/m29ewl 8 4ah 94h 0000h simultaneous operations: not supported C 4bh 96h 0000h burst mode: 00 = not supported 01 = supported not supported 4ch 98h 0003h page mode: 00 = not supported 01 = 8-word page 02 = 8-word page 03 = 16-word page 16-word page 4dh 9ah 00b5h v pph supply minimum program/erase voltage: bits[7:4] hex value in volts bits[3:0] bcd value in 100mv 11.5v 4eh 9ch 00c5h v pph supply maximum program/erase voltage: bits[7:4] hex value in volts bits[3:0] bcd value in 100mv 12.5v 4fh 9eh 00xxh top/bottom boot block flag: xx = 04h: uniform device, hw protection for lowest block xx = 05h: uniform device, hw protection for highest block uniform + v pp /wp# protect- ing highest or lowest block 50h a0h 0001h program suspend: 00 = not supported 01 = supported supported note: 1. the values in this table are valid for both packages. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash common flash interface pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 52 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
power-up and reset characteristics table 22: power-up specifications parameter symbol min unit notes legacy jedec v cc high to v ccq high C t vchvcqh 0 s 1 v cc high to rising edge of rst# t vcs t vchph 300 s 2 v ccq high to rising edge of rst# t vios t vcqhph 0 s 2 rst# high to chip enable low t rh t phel 50 ns rst# high to write enable low C t phwl 150 ns notes: 1. v cc and v ccq ramps must be synchronized during power-up. 2. if rst# is not stable for t vcs or t vios, the device will not allow any read or write oper- ations, and a hardware reset is required. figure 13: power-up timing t rh t vios t vcs t phwl t vchvcqh v ccq v cc ce# rst# we# 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash power-up and reset characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 53 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 23: reset ac specifications condition/parameter symbol min max unit notes legacy jedec rst# low to read mode during program or erase t ready t plrh C 32 s 1 rst# pulse width t rp t plph 100 C ns rst# high to ce# low, oe# low t rh t phel, t phgl 50 C ns 1 rst# low to standby mode during read mode t rpd C 10 C s rst# low to standby mode during program or erase 50 C s ry/by# high to ce# low, oe# low t rb t rhel, t rhgl 0 C ns 1 note: 1. sampled only; not 100% tested. figure 14: reset ac timing C no program/erase operation in progress t rh ry/by# ce#, oe# rst# t rp figure 15: reset ac timing during program/erase operation t rb ry/by# ce#, oe# rst# t rp t rh t ready 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash power-up and reset characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 54 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
absolute ratings and operating conditions stresses greater than those listed may cause permanent damage to the device. this is a stress rating only, and functional operation of the device at these or any other condi- tions outside those indicated in the operational sections of this specification is not im- plied. exposure to absolute maximum rating conditions for extended periods may ad- versely affect reliability. table 24: absolute maximum/minimum ratings parameter symbol min max unit notes temperature under bias t bias C50 125 c storage temperature t stg C65 150 c input/output voltage v io C0.6 v cc + 0.6 v 1, 2 supply voltage v cc C0.6 4 v input/output supply voltage v ccq C0.6 4 v program voltage v pph C0.6 14.5 v 3 notes: 1. during signal transitions, minimum voltage may undershoot to ?2v for periods less than 20ns. 2. during signal transitions, maximum voltage may overshoot to v cc + 2v for periods less than 20ns. 3. v pph must not remain at 12v for more than 80 hours cumulative. table 25: operating conditions parameter symbol min max unit supply voltage v cc 2.7 3.6 v input/output supply voltage (v ccq v cc ) v ccq 1.65 3.6 v program voltage v pp C2.0 12.5 v ambient operating temperature t a C40 85 c load capacitance c l 30 pf input rise and fall times C C 10 ns input pulse voltages C 0 to v ccq v input and output timing reference voltages C v ccq /2 v 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash absolute ratings and operating conditions pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 55 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 16: ac measurement load circuit c l v ccq 25k device under test 0.1f v cc 25k note: 1. c l includes jig capacitance. figure 17: ac measurement i/o waveform v ccq 0v v ccq /2 table 26: input/output capacitance parameter symbol test condition min max unit input capacitance for 256mb and 512mb c in v in = 0v 3 8 pf input capacitance for 1gb 4 9 pf input capacitance for 2gb 8 18 pf output capacitance c out v out = 0v 3 6 pf 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash absolute ratings and operating conditions pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 56 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
dc characteristics table 27: dc current characteristics parameter symbol conditions min typ max unit notes input leakage current i li 0v v in v cc C C 1 a 1 output leakage current i lo 0v v out v cc C C 1 a vcc read current random read i cc1 ce# = v il , oe# = v ih , f = 5 mhz C 26 31 ma page read ce# = v il , oe# = v ih , f = 13 mhz C 12 16 ma vcc standby current 256mb i cc2 ce# = v ccq 0.2v, rst# = v ccq 0.2v C 65 210 a 512mb C 70 225 a 1gb C 75 240 a 2gb C 150 480 a vcc program/erase/blank check current i cc3 program/ erase controller active v pp /wp# = v il or v ih C 35 50 ma 2 v pp /wp# = v pph C 35 50 ma v pp current read i pp1 v pp /wp# v cc C 0.2 5 a standby C 2 15 a reset i pp2 rst# = v ss 0.2v C 0.2 5 a program operation ongoing i pp3 v pp /wp# = 12v 5% C 0.05 0.10 ma v pp /wp# = v cc C 0.05 0.10 ma erase operation ongoing i pp4 v pp /wp# = 12v 5% C 0.05 0.10 ma v pp /wp# = v cc C 0.05 0.10 ma notes: 1. the maximum input leakage current is 5a on the v pp /wp# pin. 2. sampled only; not 100% tested. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash dc characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 57 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 28: dc voltage characteristics parameter symbol conditions min typ max unit notes input low voltage v il v cc 2.7v C0.5 C 0.8 v input high voltage v ih v cc 2.7v 0.7v ccq C v ccq + 0.4 v output low voltage v ol i ol = 100a, v cc = v cc,min , v ccq = v ccq,min C C 0.15v ccq v output high voltage v oh i oh = 100a, v cc = v cc,min , v ccq = v ccq,min 0.85v ccq C C v voltage for v pp /wp# program acceleration v pph C 11.5 C 12.5 v program/erase lockout supply voltage v lko C 2.3 C C v 1 note: 1. sampled only; not 100% tested. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash dc characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 58 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
read ac characteristics table 29: read ac characteristics parameter symbol condition package min max unit notes legacy jedec address valid to next address valid t rc t avav ce# = v il , oe# = v il fortified bga 100 C ns tsop 110 C ns address valid to output valid t acc t avqv ce# = v il , oe# = v il fortified bga C 100 ns tsop C 110 ns address valid to output valid (page) t page t avqv1 ce# = v il , oe# = v il fortified bga C 25 ns tsop C 25 ns ce# low to output transition t lz t elqx oe# = v il fortified bga 0 C ns 1 tsop 0 C ns 1 ce# low to output valid t e t elqv oe# = v il fortified bga C 100 ns tsop C 110 ns oe# low to output transition t olz t glqx ce# = v il fortified bga 0 C ns 1 tsop 0 C ns 1 oe# low to output valid t oe t glqv ce# = v il fortified bga C 25 ns tsop C 25 ns ce# high to output high-z t hz t ehqz oe# = v il fortified bga C 20 ns 1 tsop C 20 ns 1 oe# high to output high-z t df t ghqz ce# = v il fortified bga C 15 ns 1 tsop C 15 ns 1 ce#, oe#, or address transition to output transition t oh t ehqx, t ghqx, t axqx C fortified bga 0 C ns tsop 0 C ns ce# to byte# low t elfl t elbl C fortified bga C 10 ns tsop C 10 ns ce# to byte# high t elfh t elbh C fortified bga C 10 ns tsop C 10 ns byte# low to output valid t flqv t blqv C fortified bga C 1 s tsop C 1 s byte# high to output valid t fhqv t bhqv C fortified bga C 1 s tsop C 1 s note: 1. sampled only; not 100% tested. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash read ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 59 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 18: random read ac timing (8-bit mode) valid valid t acc t rc t oh t e t elfl t lz t oh t hz t olz t oh t oe t df a[max:0]/a-1 ce# oe# dq[7:0] byte# figure 19: random read ac timing (16-bit mode) valid valid t acc t rc t oh t e t elfh t lz t oh t hz t olz t oh t oe t df a[max:0] ce# oe# dq[15:0] byte# 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash read ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 60 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 20: byte# transition read ac timing data-out data-out valid valid t acc t oh t fhqv t blqx high-z a[max:0] aC1 byte# dq[7:0] dq[15:8] figure 21: page read ac timing (16-bit mode) valid valid valid valid valid valid valid valid t acc t e t page t oh t hz t oh t oe t df a[max:4] a[3:0] ce# oe# dq[15:0] valid valid valid valid valid valid valid note: 1. page size is 16 words (32 bytes) and is addressed by address inputs a[3:0] in x16 bus mode and a[3:0] plus dq15/a?1 in x8 bus mode. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash read ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 61 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
write ac characteristics table 30: we#-controlled write ac characteristics parameter symbol package min typ max unit notes legacy jedec address valid to next address valid t wc t avav fortified bga 100 C C ns tsop 110 C C ns ce# low to we# low t cs t elwl fortified bga 0 C C ns tsop 0 C C ns we# low to we# high t wp t wlwh fortified bga 35 C C ns tsop 35 C C ns input valid to we# high t ds t dvwh fortified bga 30 C C ns 1 tsop 30 C C ns 1 we# high to input transition t dh t whdx fortified bga 0 C C ns tsop 0 C C ns we# high to ce# high t ch t wheh fortified bga 0 C C ns tsop 0 C C ns we# high to we# low t wph t whwl fortified bga 20 C C ns tsop 20 C C ns address valid to we# low t as t avwl fortified bga 0 C C ns tsop 0 C C ns we# low to address transition t ah t wlax fortified bga 45 C C ns tsop 45 C C ns oe# high to we# low C t ghwl fortified bga 0 C C ns tsop 0 C C ns we# high to oe# low t oeh t whgl fortified bga 0 C C ns tsop 0 C C ns program/erase valid to ry/by# low t busy t whrl fortified bga C C 30 ns 2 tsop C C 30 ns 2 v cc high to ce# low t vcs t vchel fortified bga 300 C C s tsop 300 C C s write to buffer program opera- tion (512 words) t whwh1 t whwh1 fortified bga C 900 C s tsop C 900 C s program operation (single word or byte) fortified bga C 210 C s tsop C 210 C s notes: 1. the user's write timing must comply with this specification. any violation of this write timing specification may result in permanent damage to the nor flash device. 2. sampled only; not 100% tested. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash write ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 62 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 22: we#-controlled program ac timing (8-bit mode) aaah pa pa 3rd cycle 4th cycle read cycle data polling t wc t wc t as t wp t ds t whwh1 t df t wph t ah t e t cs t ghwl t oe t dh t oh t ch a[max:0]/a-1 ce# oe# we# dq[7:0] aoh pd dq7# d out d out notes: 1. only the third and fourth cycles of the program command are represented. the pro- gram command is followed by checking of the status register data polling bit and by a read operation that outputs the data (d out ) programmed by the previous program command. 2. pa is the address of the memory location to be programmed. pd is the data to be pro- grammed. 3. dq7 is the complement of the data bit being programmed to dq7 (see data polling bit [dq7]). 4. see the following tables for timing details: read ac characteristics, we#-controlled write ac characteristics, and ce#-controlled write ac characteristics. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash write ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 63 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 23: we#-controlled program ac timing (16-bit mode) 555h pa pa 3rd cycle 4th cycle read cycle data polling t wc t wc t as t wp t ds t df t whwh1 t wph t ah t e t cs t ghwl t oe t dh t oh t ch a[max:0] ce# oe# we# dq[15:0] aoh pd dq7# d out d out notes: 1. only the third and fourth cycles of the program command are represented. the pro- gram command is followed by checking of the status register data polling bit and by a read operation that outputs the data (d out ) programmed by the previous program command. 2. pa is the address of the memory location to be programmed. pd is the data to be pro- grammed. 3. dq7 is the complement of the data bit being programmed to dq7 (see data polling bit [dq7]). 4. see the following tables for timing details: read ac characteristics, we#-controlled write ac characteristics, and ce#-controlled write ac characteristics. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash write ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 64 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
table 31: ce#-controlled write ac characteristics parameter symbol package min typ max unit notes legacy jedec address valid to next address valid t wc t avav fortified bga 100 C C ns tsop 110 C C ns we# low to ce# low t ws t wlel fortified bga 0 C C ns tsop 0 C C ns ce# low to ce# high t cp t eleh fortified bga 35 C C ns tsop 35 C C ns input valid to ce# high t ds t dveh fortified bga 30 C C ns 1 tsop 30 C C ns 1 ce# high to input transition t dh t ehdx fortified bga 0 C C ns tsop 0 C C ns ce# high to we# high t wh t ehwh fortified bga 0 C C ns tsop 0 C C ns ce# high to ce# low t cph t ehel fortified bga 20 C C ns tsop 20 C C ns address valid to ce# low t as t avel fortified bga 0 C C ns tsop 0 C C ns ce# low to address transition t ah t elax fortified bga 45 C C ns tsop 45 C C ns oe# high to ce# low C t ghel fortified bga 0 C C ns tsop 0 C C ns write to buffer program opera- tion (512 words) t whwh1 t whwh1 fortified bga C 900 C s tsop C 900 C s program operation (single word or byte) fortified bga C 210 C s tsop C 210 C s note: 1. the user's write timing must comply with this specification. any violation of this write timing specification may result in permanent damage to the nor flash device. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash write ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 65 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 24: ce#-controlled program ac timing (8-bit mode) aaah pa pa 3rd cycle 4th cycle data polling t wc t as t cp t ds t whwh1 t cph t ah t ws t ghel t dh t wh a[max:0]/a-1 we# oe# ce# dq[7:0] aoh pd dq7# d out notes: 1. only the third and fourth cycles of the program command are represented. the pro- gram command is followed by checking of the status register data polling bit. 2. pa is the address of the memory location to be programmed. pd is the data to be pro- grammed. 3. dq7 is the complement of the data bit being programmed to dq7 (see data polling bit [dq7]). 4. see the following tables for timing details: read ac characteristics, we#-controlled write ac characteristics, and ce#-controlled write ac characteristics. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash write ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 66 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 25: ce#-controlled program ac timing (16-bit mode) 555h pa pa 3rd cycle 4th cycle data polling t wc t as t cp t ds t whwh1 t cph t ah t ws t ghel t dh t wh a[max:0] we# oe# ce# dq[15:0] aoh pd dq7# d out notes: 1. only the third and fourth cycles of the program command are represented. the pro- gram command is followed by checking of the status register data polling bit. 2. pa is the address of the memory location to be programmed. pd is the data to be pro- grammed. 3. dq7 is the complement of the data bit being programmed to dq7 (see data polling bit [dq7]). 4. see the following tables for timing details: read ac characteristics, we#-controlled write ac characteristics, and ce#-controlled write ac characteristics. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash write ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 67 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 26: chip/block erase ac timing (8-bit mode) aaah t wc t as t wp t ds t wph t ah t cs t ghwl t dh t ch a[max:0]/ aC1 ce# oe# we# dq[7:0] aah 555h aaah aaah bah 1 555h aaah 55h 55h aah 80h 10h/ 30h notes: 1. for a chip erase command, the address is 555h, and the data is 10h; for a block erase command, the address is bad, and the data is 30h. 2. bad is the block address. 3. see the following tables for timing details: read ac characteristics, we#-controlled write ac characteristics, and ce#-controlled write ac characteristics. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash write ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 68 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
accelerated program, data polling/toggle ac characteristics table 32: accelerated program and data polling/data toggle ac characteristics parameter symbol min max unit legacy jedec v pp /wp# rising or falling time C t vhvpp 250 C ns address setup time to oe# low during toggle bit polling t aso t axgl 15 C ns address hold time from oe# during toggle bit polling t aht t ghax, t ehax 0 C ns ce# high during toggle bit polling t eph t ehel2 30 C ns output hold time during data and toggle bit polling t oeh t whgl2, t ghgl2 20 C ns program/erase valid to ry/by# low t busy t whrl C 90 ns note: 1. sampled only; not 100% tested. figure 27: accelerated program ac timing t vhvpp t vhvpp v pph v il or v ih v pp /wp# figure 28: data polling ac timing dq7# data dq7# valid dq7 data output flag data output flag valid dq[6:0] data t hz/ t df t e t oe t ch t busy t oeh ce# oe# we# dq[6:0] dq7 ry/by# notes: 1. dq7 returns a valid data bit when the program or erase command has completed. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash accelerated program, data polling/toggle ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 69 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
2. see the following tables for timing details: read ac characteristics, accelerated pro- gram and data polling/data toggle ac characteristics. figure 29: toggle/alternative toggle bit polling ac timing (8-bit mode) toggle toggle toggle data stop toggling output valid t busy t oeh t eph t oeh ce# we# oe# dq6/dq2 ry/by# t oeh t aht t aso t aht t dh t as a[max:0]/ aC1 t oe t e notes: 1. dq6 stops toggling when the program or erase command has completed. dq2 stops toggling when the chip erase or block erase command has completed. 2. see the following tables for timing details: read ac characteristics, accelerated pro- gram and data polling/data toggle ac characteristics. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash accelerated program, data polling/toggle ac characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 70 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
program/erase characteristics table 33: program/erase characteristics notes 1 and 2 apply to the entire table. parameter buffer size byte word min typ max unit notes block erase (128kb) C C C C 0.8 4 s erase suspend latency time C C C C 27 32 s block erase timeout C C C 50 C C s byte program single-byte program C C C C 210 456 s byte write to buffer program 64 64 C C 270 716 s 128 128 C C 310 900 s 256 256 C C 375 1140 s effective write to buffer program per byte 64 1 C C 4.22 11.2 s 128 1 C C 2.42 7 s 256 1 C C 1.46 4.45 s word program single-word program C C C C 210 456 s word write to buffer program 32 C 32 C 270 716 s 64 C 64 C 310 900 s 128 C 128 C 375 1140 s 256 C 256 C 505 1690 s 512 C 512 C 900 3016 s effective write to buffer program per word 32 C 1 C 8.44 22.4 s 64 C 1 C 4.84 14.1 s 128 C 1 C 2.93 8.9 s 256 C 1 C 1.97 6.6 s 512 C 1 C 1.76 5.89 s program suspend latency time C C C C 27 32 s blank check C C C C 3.2 C ms program/erase cycles (per block) C C C 100,000 C C cycles erase to suspend C C C C 500 C s 3 notes: 1. typical values measured at room temperature and nominal voltages. 2. typical and maximum values are sampled, but not 100% tested. 3. erase to suspend is the typical time between an initial block erase or erase resume command and a subsequent erase suspend command. violating the specification re- peatedly during any particular block erase may cause erase failures. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash program/erase characteristics pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 71 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
package dimensions figure 30: 56-pin tsop C 14mm x 20mm see detail a 0.50 typ 14.00 0.10 1.20 max 18.40 0.10 20.00 0.20 1.00 0.05 0.22 0.05 detail a 0.50 0.10 3 typ/ 5 max 0.10 +0.10 -0.05 0.10 0.10 min/ 0.21 max pin #1 notes: 1. all dimensions are in millimeters. 2. for the lead width value of 0.22 0.05, there is also a legacy value of 0.15 0.05. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash package dimensions pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 72 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
figure 31: 64-ball fortified bga C 11mm x 13mm seating plane 0.80 typ 0.10 13.00 0.10 0.60 0.05 1.00 typ 3.00 typ a b c d e f g h 7.00 typ 1.40 max ball a1 id 1.00 typ 2.00 typ 0.49 typ/ 0.40 min 11.00 0.10 7.00 typ 64x 8 7 6 5 4 3 2 1 note: 1. all dimensions are in millimeters. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash package dimensions pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 73 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
additional resources table 34: technical notes visit www.micron.com to access the following documents. title reference number password protecting flash memory blocks tn-12-05 software driver for m29ew nor flash memory tn-13-12 patching the linux kernel and u-boot for micron ? m29 flash memory tn-13-07 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash additional resources pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 74 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.
revision history rev. b C 08/12 ? added table 3: part numbers with security features by density, medium, and pack- age ? updated table 8: operations and corresponding bit settings rev. a C 04/12 ? initial micron brand release 8000 s. federal way, p.o. box 6, boise, id 83707-0006, tel: 208-368-3900 www.micron.com/productsupport customer comment line: 800-932-4992 micron and the micron logo are trademarks of micron technology, inc. all other trademarks are the property of their respective owners. this data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. although considered final, these specifications are subject to change, as further product development and data characterization some- times occur. 256mb, 512mb, 1gb, 2gb: 3v embedded parallel nor flash revision history pdf: 09005aef849b4b09 m29ew_256mb_2gb.pdf - rev. b 8/12 en 75 micron technology, inc. reserves the right to change products or specifications without notice. ? 2012 micron technology, inc. all rights reserved.


▲Up To Search▲   

 
Price & Availability of RC28F256M29EWHA

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X